# 2-Mbit (128K x 16) Static RAM ### **IFeatures** - Temperature ranges □ Industrial: -40°C to 85°C □ Automotive-A: -40°C to 85°C - Pin and function compatible with CY7C1011BV33 - High speed □ t<sub>AA</sub> = 10 ns - Low active power □ 360 mW (max) - Data Retention at 2.0 - Automatic power down when deselected - Independent control of upper and lower bits - Easy memory expansion with CE and OE features - Available in Pb-free 44-pin TSOP II, 44-pin TQFP and non Pb-free 48-Ball VFBGA packages ## **Functional Description** The CY7C1011CV33 is a high performance CMOS static RAM organized as 131,072 words by 16 bits. This device has an automatic power down feature that significantly reduces power consumption when deselected. $\overline{\text{To w}}$ rite to the device, take Chip Enable $\overline{(CE)}$ and Write Enable $\overline{(WE)}$ inputs LOW. If Byte Low Enable $\overline{(BLE)}$ is LOW, then data from IO pins $\overline{(IO_0)}$ through $\overline{IO_7}$ , is written into the location specified on the address pins $\overline{(A_0)}$ through $\overline{A_{16}}$ . If Byte High Enable $\overline{(BHE)}$ is LOW, then data from IO pins $\overline{(IO_8)}$ through $\overline{IO_{15}}$ is written into the location specified on the address pins $\overline{(A_0)}$ through $\overline{A_{16}}$ . To read from the device, take Chip Enable ( $\overline{\text{CE}}$ ) and Output Enable ( $\overline{\text{OE}}$ ) LOW while forcing the Write Enable ( $\overline{\text{WE}}$ ) HIGH. If Byte Low Enable ( $\overline{\text{BLE}}$ ) is LOW, then data from the memory location specified by the address pins appear on IO $_0$ to IO $_7$ . If Byte High Enable ( $\overline{\text{BHE}}$ ) is LOW, then data from memory appears on IO $_8$ to IO $_{15}$ . For more information, see the "Truth Table" on page 9 for a complete description of Read and Write modes. The input and output pins ( $IO_0$ through $IO_{15}$ ) are <u>placed</u> in a high impedance state when the device is <u>deselected</u> ( $\overline{CE}$ HIGH), the <u>outputs are</u> disabled ( $\overline{OE}$ HIGH), the <u>BHE</u> and <u>BLE</u> are disabled ( $\overline{BHE}$ , BLE HIGH), or during a write operation ( $\overline{CE}$ LOW and $\overline{WE}$ LOW). For best practice recommendations, refer to the Cypress application note AN1064, SRAM System Guidelines. # **Pin Configuration** Figure 1. 44-Pin TSOP II [1] Figure 2. 48-Ball VFBGA Pinout [1] Figure 3. 44-Pin TQFP ### Note 1. NC pins are not connected on the die. # **Selection Guide** | Description | -10 | -12 | Unit | | |------------------------------|--------------|-----|------|----| | Maximum Access Time | 10 | 12 | ns | | | Maximum Operating Current | 100 | 95 | mA | | | | Automotive-A | 100 | | mA | | Maximum CMOS Standby Current | Industrial | 10 | 10 | mA | | | Automotive-A | 10 | | mA | Document Number: 38-05232 Rev. \*G # **Maximum Ratings** Exceeding maximum ratings may impair the useful life of the device. These user guidelines are not tested. Storage Temperature ......-65°C to +150°C Ambient Temperature with Power Applied ...... –55°C to +125°C Supply Voltage on $\rm V_{CC}$ Relative to $\rm GND^{[2]}.....-0.5V$ to +4.6V DC Voltage Applied to Outputs in High Z State $^{[2]}$ ......-0.5V to $V_{CC}$ +0.5V DC Input Voltage<sup>[2]</sup>.....-0.5V to V<sub>CC</sub>+0.5V | Current into Outputs (LOW) | 20 mA | |----------------------------------------------------|---------| | Static Discharge Voltage(MIL-STD-883, Method 3015) | >2001V | | Latch Up Current | >200 mA | # **Operating Range** | Range | Ambient<br>Temperature (T <sub>A</sub> ) | V <sub>cc</sub> | | |--------------|------------------------------------------|-----------------|--| | Industrial | –40°C to +85°C | 3.3V ± 10% | | | Automotive-A | | | | # **Electrical Characteristics** Over the Operating Range | Parameter | Description | Test Conditions | t Conditions | | | -12 | | Unit | |---------------------|------------------------------------------|----------------------------------------------------------------------------------------------------------------------------|--------------|------|--------------------------|------|--------------------------|-------| | Tarameter | Description | rest conditions | | | Max | Min | Max | Oiiit | | V <sub>OH</sub> | Output HIGH Voltage | $V_{CC} = Min, I_{OH} = -4.0 \text{ mA}$ | | 2.4 | | 2.4 | | V | | $V_{OL}$ | Output LOW Voltage | V <sub>CC</sub> = Min, I <sub>OL</sub> = 8.0 mA | | | 0.4 | | 0.4 | V | | V <sub>IH</sub> | Input HIGH Voltage | | | 2.0 | V <sub>CC</sub><br>+ 0.3 | 2.0 | V <sub>CC</sub><br>+ 0.3 | V | | V <sub>IL</sub> | Input LOW Voltage <sup>[2]</sup> | | | -0.3 | 0.8 | -0.3 | 0.8 | V | | I <sub>IX</sub> | Input Leakage | $GND \le V_1 \le V_{CC}$ | Industrial | -1 | +1 | -1 | +1 | μΑ | | | Current | | Automotive-A | -1 | +1 | | | | | I <sub>OZ</sub> | Output Leakage Current | $\begin{aligned} &\text{GND} \leq \text{V}_{\text{I}} \leq \text{V}_{\text{CC}}, \\ &\text{Output disabled} \end{aligned}$ | Industrial | -1 | +1 | -1 | +1 | μΑ | | | | | Automotive-A | -1 | +1 | | | | | I <sub>CC</sub> | V <sub>CC</sub> Operating Supply Current | V <sub>CC</sub> = Max, I <sub>OUT</sub> = 0 mA, | Industrial | | 100 | | 95 | mA | | | | $f = f_{MAX} = 1/t_{RC}$ | Automotive-A | | 100 | | | | | I <sub>SB1</sub> | Automatic CE Power Down | Max V <sub>CC</sub> , CE ≥ V <sub>IH</sub> | Industrial | | 40 | | 40 | mA | | Current —TTL Inputs | | $V_{IN} \ge V_{IH} \text{ or } V_{IN} \le V_{IL}, f = f_{MAX}$ | Automotive-A | | 40 | | | | | I <sub>SB2</sub> | Automatic CE Power Down | Max $V_{CC}$ , $\overline{CE} \ge V_{CC} - 0.3V$ , | Industrial | | 10 | | 10 | mA | | | Current — CMOS Inputs | $V_{IN} \ge V_{CC} - 0.3V$ , or $V_{IN} \le 0.3V$ , $f = 0$ | Automotive-A | | 10 | | | | Document Number: 38-05232 Rev. \*G Page 4 of 13 <sup>2.</sup> $V_{IL}$ (min) = -2.0V for pulse durations of less than 20 ns. # Capacitance Tested initially and after any design or process changes that may affect these parameters. | Parameter | Description | Test Conditions | Max | Unit | |------------------|--------------------|----------------------------------------------------|-----|------| | C <sub>IN</sub> | Input Capacitance | $T_A = 25^{\circ}C$ , $f = 1$ MHz, $V_{CC} = 3.3V$ | 8 | pF | | C <sub>OUT</sub> | Output Capacitance | | 8 | pF | ### **Thermal Resistance** Tested initially and after any design or process changes that may affect these parameters. | Parameter | Description | Test Conditions | TSOP II | TQFP | VFBGA | Unit | |---------------|---------------------------------------|-------------------------------------------------------------------------|---------|-------|-------|------| | - 3/1 | | Still Air, soldered on a 3 × 4.5 inch, four-layer printed circuit board | 44.56 | 42.66 | 46.98 | °C/W | | $\Theta_{JC}$ | Thermal Resistance (Junction to Case) | | 10.75 | 14.64 | 9.63 | °C/W | Figure 4. AC Test Loads and Waveforms [3] ## **High-Z characteristics:** ### Note Document Number: 38-05232 Rev. \*G Page 5 of 13 <sup>3.</sup> AC characteristics (except High-Z) for 10-ns parts are tested using the load conditions shown in Figure 4 (a). All other speeds are tested using the Thevenin load shown in Figure 4 (b). High-Z characteristics are tested for all speeds using the test load shown in Figure 4 (d). # **Switching Characteristics** Over the Operating Range [4] | Douguestau | Description | | 10 | -12 | | | |-----------------------------------|-----------------------------------------------|-----|-----|-----|-----|------| | Parameter | Description | Min | Max | Min | Max | Unit | | Read Cycle | | • | | • | 1 | | | t <sub>power</sub> <sup>[5]</sup> | V <sub>CC</sub> (Typical) to the First Access | 1 | | 1 | | μS | | t <sub>RC</sub> | Read Cycle Time | 10 | | 12 | | ns | | t <sub>AA</sub> | Address to Data Valid | | 10 | | 12 | ns | | t <sub>OHA</sub> | Data Hold from Address Change | 3 | | 3 | | ns | | t <sub>ACE</sub> | CE LOW to Data Valid | | 10 | | 12 | ns | | t <sub>DOE</sub> | OE LOW to Data Valid | | 5 | | 6 | ns | | t <sub>LZOE</sub> | OE LOW to Low Z <sup>[6]</sup> | 0 | | 0 | | ns | | t <sub>HZOE</sub> | OE HIGH to High Z <sup>[6, 7]</sup> | | 5 | | 6 | ns | | t <sub>LZCE</sub> | CE LOW to Low Z <sup>[6]</sup> | 3 | | 3 | | ns | | t <sub>HZCE</sub> | CE HIGH to High Z <sup>[6, 7]</sup> | | 5 | | 6 | ns | | t <sub>PU</sub> | CE LOW to Power Up | 0 | | 0 | | ns | | t <sub>PD</sub> | CE HIGH to Power Down | | 10 | | 12 | ns | | t <sub>DBE</sub> | Byte Enable to Data Valid | | 5 | | 6 | ns | | t <sub>LZBE</sub> | Byte Enable to Low Z | 0 | | 0 | | ns | | t <sub>HZBE</sub> | Byte Disable to High Z | | 5 | | 6 | ns | | Write Cycle <sup>[8,</sup> | 9] | | | • | • | | | t <sub>WC</sub> | Write Cycle Time | 10 | | 12 | | ns | | t <sub>SCE</sub> | CE LOW to Write End | 7 | | 8 | | ns | | t <sub>AW</sub> | Address Setup to Write End | 7 | | 8 | | ns | | t <sub>HA</sub> | Address Hold from Write End | 0 | | 0 | | ns | | t <sub>SA</sub> | Address Setup to Write Start | 0 | | 0 | | ns | | t <sub>PWE</sub> | WE Pulse Width | 7 | | 8 | | ns | | t <sub>SD</sub> | Data Setup to Write End | 5 | | 6 | | ns | | t <sub>HD</sub> | Data Hold from Write End | 0 | | 0 | | ns | | t <sub>LZWE</sub> | WE HIGH to Low Z <sup>[6]</sup> | 3 | | 3 | | ns | | t <sub>HZWE</sub> | WE LOW to High Z <sup>[6, 7]</sup> | | 5 | | 6 | ns | | t <sub>BW</sub> | Byte Enable to End of Write | 7 | | 8 | | ns | ### Notes - Notes Test conditions assume signal transition time of 3 ns or less, timing reference levels of 1.5V, and input pulse levels of 0 to 3.0V. t<sub>POWER</sub> gives the minimum amount of time that the power supply is at typical V<sub>CC</sub> values until the first memory access is performed. At any temperature and voltage condition, t<sub>HZCE</sub> is less than t<sub>LZCE</sub>, t<sub>HZOE</sub> is less than t<sub>LZCE</sub>, and t<sub>HZWE</sub> for any device. t<sub>HZOE</sub>, t<sub>HZBE</sub>, t<sub>HZCE</sub>, and t<sub>HZWE</sub> are specified with a load capacitance of 5 pF as in part (d) of "AC Test Loads and Waveforms <sup>[3]</sup>" on page 5. Transition is measured ±500 mV from steady state voltage. The internal write time of the memory is defined by the overlap of CE LOW, WE LOW, and BHE/BLE LOW. CE, WE, and BHE/BLE must be LOW to initiate a write. The transition of these signals terminate the write. The input data setup and hold timing is referenced to the leading edge of the signal that terminates the write. The minimum write cycle time for Write Cycle No. 3 (WE controlled, OE LOW) is the sum of t<sub>HZWE</sub> and t<sub>SD</sub>. Document Number: 38-05232 Rev. \*G # **Switching Waveforms** Figure 5. Read Cycle No. 1 (Address Transition Controlled)<sup>[10, 11]</sup> Figure 6. Read Cycle No. 2 (OE Controlled)[11, 12] <sup>10.</sup> Device is continuously selected. $\overline{OE}$ , $\overline{CE}$ , $\overline{BHE}$ , and/or $\overline{BLE}$ = $V_{IL}$ . 11. $\overline{WE}$ is HIGH for read cycle. <sup>12.</sup> Address valid prior to or coincident with $\overline{\text{CE}}$ transition LOW. # Switching Waveforms (continued) Figure 7. Write Cycle No. 1 (CE Controlled)[13, 14] Figure 8. Write Cycle No. 2 (BLE or BHE Controlled) Document Number: 38-05232 Rev. \*G Notes 13. Data IO is high impedance if $\overline{OE}$ , $\overline{BHE}$ , and/or $\overline{BLE} = V_{IH}$ . 14. If $\overline{CE}$ goes HIGH simultaneously with WE going HIGH, the output remains in a high impedance state. # Switching Waveforms (continued) Figure 9. Write Cycle No. 3 (WE Controlled, LOW) # **Truth Table** | CE | OE | WE | BLE | BHE | 100-107 | IO <sub>8</sub> – IO <sub>15</sub> | Mode | Power | |----|----|----|-----|-----|----------|------------------------------------|----------------------------|----------------------------| | Н | X | Х | Х | Х | High Z | High Z | Power Down | Standby (I <sub>SB</sub> ) | | L | L | Н | L | L | Data Out | Data Out | Read – All Bits | Active (I <sub>CC</sub> ) | | L | L | Н | L | Н | Data Out | High Z | Read – Lower Bits Only | Active (I <sub>CC</sub> ) | | L | L | Н | Н | L | High Z | Data Out | Read – Upper Bits Only | Active (I <sub>CC</sub> ) | | L | Х | L | L | L | Data In | Data In | Write – All Bits | Active (I <sub>CC</sub> ) | | L | Х | L | L | Н | Data In | High Z | Write – Lower Bits Only | Active (I <sub>CC</sub> ) | | L | Х | L | Н | L | High Z | Data In | Write – Upper Bits Only | Active (I <sub>CC</sub> ) | | L | Н | Н | Х | Х | High Z | High Z | Selected, Outputs Disabled | Active (I <sub>CC</sub> ) | # **Ordering Information** | Speed (ns) | Ordering Code | Package<br>Diagram | Package Type | Operating<br>Range | |------------|---------------------|--------------------|------------------------------|--------------------| | 10 | CY7C1011CV33-10BVI | 51-85150 | 48-ball (6 x 8 x 1 mm) VFBGA | Industrial | | | CY7C1011CV33-10ZSXA | 51-85087 | 44-pin TSOP II (Pb-Free) | Automotive-A | | 12 | CY7C1011CV33-12AXI | 51-85064 | 44-pin TQFP (Pb-Free) | Industrial | # **Package Diagrams** Figure 10. 44-Pin Thin Small Outline Package Type II, 51-85087 # Package Diagrams (continued) Figure 11. 44-pin Thin Plastic Quad Flat Pack, 51-85064 ### NOTE: - 1. JEDEC STD REF MS-026 - BODY LENGTH DIMENSION DOES NOT INCLUDE MOLD PROTRUSION/END FLASH MOLD PROTRUSION/END FLASH SHALL NOT EXCEED 0.0098 in (0.25 mm) PER SIDE BODY LENGTH DIMENSIONS ARE MAX PLASTIC BODY SIZE INCLUDING MOLD MISMATCH - 3. DIMENSIONS IN MILLIMETERS 51-85064-\*C # Package Diagrams (continued) Figure 12. 48-Ball VFBGA (6 x 8 x 1 mm), 51-85150 ## **Document History Page** | | Document Title: CY7C1011CV33, 2-Mbit (128K x 16) Static RAM Document Number: 38-05232 | | | | | | | | |------|---------------------------------------------------------------------------------------|---------------|--------------------|--------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------------|--|--|--|--| | REV. | ECN NO. | Issue<br>Date | Orig. of<br>Change | Description of Change | | | | | | ** | 117132 | 07/31/02 | HGK | New Data Sheet | | | | | | *A | 118057 | 08/19/02 | HGK | Pin configuration for 48-ball FBGA correction | | | | | | *B | 119702 | 10/11/02 | DFP | Updated FBGA to VFBGA; updated package code on page 8 to BV48A. Updated address pinouts on page 1 to A0 to A16. Updated CMOS standby current on page 1 from 8 to 10 mA | | | | | | *C | 386106 | See ECN | PCI | Added lead-free parts in Ordering Information Table | | | | | | *D | 498501 | See ECN | NXR | Corrected typo in the Logic Block Diagram on page# 1 Included the Maximum Ratings for Static Discharge Voltage and Latch up Current on page# 3 Changed the description of I <sub>IX</sub> from Input Load Current to Input Leakage Current in DC Electrical Characteristics table Updated the Ordering Information Table | | | | | | *E | 522620 | See ECN | VKN | Added Thermal Resistance Table | | | | | | *F | 1891366 | See ECN | VKN/AESA | Added -10ZSXA part Updated Ordering Information table | | | | | | *G | 2428606 | See ECN | VKN/PYRS | Corrected typo in the 44-Pin TSOP and 48-Ball FBGA pinout Removed Commercial parts Removed 15 ns speed bin Removed inactive parts from the Ordering Information table | | | | | © Cypress Semiconductor Corporation, 2002-2008. The information contained herein is subject to change without notice. Cypress Semiconductor Corporation assumes no responsibility for the use of any circuitry other than circuitry embodied in a Cypress product. Nor does it convey or imply any license under patent or other rights. Cypress products are not warranted nor intended to be used for medical, life support, life saving, critical control or safety applications, unless pursuant to an express written agreement with Cypress. Furthermore, Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress products in life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges. Any Source Code (software and/or firmware) is owned by Cypress Semiconductor Corporation (Cypress) and is protected by and subject to worldwide patent protection (United States and foreign), United States copyright laws and international treaty provisions. Cypress hereby grants to licensee a personal, non-exclusive, non-transferable license to copy, use, modify, create derivative works of, and compile the Cypress Source Code and derivative works for the sole purpose of creating custom software and or firmware in support of licensee product to be used only in conjunction with a Cypress integrated circuit as specified in the applicable agreement. Any reproduction, modification, translation, compilation, or representation of this Source Code except as specified above is prohibited without the express written permission of Cypress. Disclaimer: CYPRESS MAKES NO WARRANTY OF ANY KIND, EXPRESS OR IMPLIED, WITH REGARD TO THIS MATERIAL, INCLUDING, BUT NOT LIMITED TO, THE IMPLIED WARRANTIES OF MERCHANTABILITY AND FITNESS FOR A PARTICULAR PURPOSE. Cypress reserves the right to make changes without further notice to the materials described herein. Cypress does not assume any liability arising out of the application or use of any product or circuit described herein. Cypress does not authorize its products for use as critical components in life-support systems where a malfunction or failure may reasonably be expected to result in significant injury to the user. The inclusion of Cypress' product in a life-support systems application implies that the manufacturer assumes all risk of such use and in doing so indemnifies Cypress against all charges. Use may be limited by and subject to the applicable Cypress software license agreement. Document Number: 38-05232 Rev. \*G Revised June 03, 2008 Page 13 of 13